Data Sheet

August 16, 2005

FN6127.0

# Terminal Voltage ±3V or ±5V, 128 Taps I<sup>2</sup>C Serial Interface

The Intersil ISL23711 is a digitally controlled potentiometer (XDCP). The device consists of a resistor array, wiper switches, and a control section. The wiper position is controlled by an  $I^2$ C interface.

The potentiometer is implemented by a resistor array composed of 127 resistive elements and a wiper switching network. The wiper terminal can be connected to either end of the resistor array or at any one of the Tap Positions in between, providing 128 steps of resolution between  $R_L$  and  $R_H$ . The "position" of the wiper is determined by the value assigned to the volatile Wiper Register (WR). The WR can be directly written to and read from using standard  $I^2C$  interface protocol. The device is available in either a  $10 k\Omega$  or  $50 k\Omega$  version.

The device can be used as a three-terminal potentiometer or as a two-terminal variable resistor in a wide variety of applications including:

- · Industrial and Automotive Control
- · Parameter and Bias Adjustments
- · Amplifier Bias and Control

# Ordering Information

| PART NUMBER<br>(BRAND)               | RESISTANCE OPTION ( $\Omega$ ) | TEMP<br>RANGE<br>(°C) | PACKAGE                 | PKG.<br>DWG.# |
|--------------------------------------|--------------------------------|-----------------------|-------------------------|---------------|
| ISL23711WIU10Z<br>(AOE) (Notes 1, 2) | 10K                            | -40 to +85            | 10 Ld MSOP<br>(Pb-Free) | M10.118       |
| ISL23711UIU10Z<br>(AOD) (Notes 1, 2) | 50K                            | -40 to +85            | 10 Ld MSOP<br>(Pb-Free) | M10.118       |

#### NOTES:

- 1. Add "-T" suffix for tape and reel.
- Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

#### Features

- I<sup>2</sup>C Serial Interface with Hardwire Slave Address Allows up to Four Devices
- DCP Terminal Voltage, from V- to V<sub>CC</sub>
- · 127 Resistive Elements
  - Typical R<sub>TOTAI</sub> tempco ±50ppm/°C
  - Typical ratiometric tempco ±4ppm/°C
  - End to end resistance range ±20%
  - Wiper resistance = 70Ω typ at V<sub>CC</sub> = 3.3V
- Low Power CMOS
  - Standby current, 500nA max
  - Active current, 200µA max
  - $V_{CC}$  = 2.7V to 5.5V
  - V = -2.7V to -5.5V
- R<sub>TOTAL</sub> Values =  $10k\Omega$ ,  $50k\Omega$
- Volatile Wiper Storage
- Package
  - 10 Ld MSOP
- Pb-Free Plus Anneal Available (RoHS Compliant)

## **Pinout**



# **Block Diagram**



# Pin Descriptions

| PIN NUMBER | SYMBOL          | DESCRIPTION                                                                                                                                |
|------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | SDA             | Data I/O for I <sup>2</sup> C serial interface. It has an open drain output and may be wire ORed with other open drain active low outputs. |
| 2          | V-              | Negative supply voltage for the potentiometer wiper control.                                                                               |
| 3          | GND             | Ground. Should be connected to a digital ground                                                                                            |
| 4          | A1              | A1 and A0 are address select pins used to set the slave address for the I <sup>2</sup> C serial interface.                                 |
| 5          | A0              | A1 and A0 are address select pins used to set the slave address for the I <sup>2</sup> C serial interface.                                 |
| 6          | RH              | A fixed terminal for one end of the potentiometer resistor.                                                                                |
| 7          | R <sub>W</sub>  | The wiper terminal which is equivalent to the movable terminal of a potentiometer.                                                         |
| 8          | RL              | A fixed terminal for one end of the potentiometer resistor.                                                                                |
| 9          | V <sub>CC</sub> | Positive logic supply voltage.                                                                                                             |
| 10         | SCL             | Clock input for the I <sup>2</sup> C serial interface.                                                                                     |

## **Absolute Maximum Ratings**

| Temperature under bias65°C to +135°C Storage temperature65°C to +150°C |
|------------------------------------------------------------------------|
| Voltage on SDA, SCL, A0, and A1                                        |
| with Respect to GND0.3 to V <sub>CC</sub> +0.3V                        |
| Voltage on V- (referenced to GND)6V                                    |
| $\Delta V =  V_{(RH)}-V_{(RL)}  \dots 12V$                             |
| Lead Températuré (soldering 10s)300°C                                  |
| I <sub>W</sub> (10s)                                                   |
| V <sub>CC</sub>                                                        |
| $R_H$ , $R_L$ , $R_W$                                                  |
| ESD Rating (MIL-STD-883, Method 3015.7 >2kV                            |

#### **Thermal Information**

| Thermal Resistance (Typical, Note 3) | θ <sub>JA</sub> (°C/W |
|--------------------------------------|-----------------------|
| MSOP Package                         | 170                   |

## **Recommended Operating Conditions**

| Temperature Range (Industrial) | 40°C to +85°C |
|--------------------------------|---------------|
| V <sub>CC</sub>                | 2.7V to 5.5V  |
| V                              | 2.7V to -5.5V |

CAUTION: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device (at these or any other conditions above those listed in the operational sections of this specification) is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### NOTE:

3.  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.

## **Analog Specifications** Over recommended operating conditions unless otherwise stated.

| SYMBOL                                         | PARAMETER                                                               | TEST CONDITIONS                                                                 | MIN                 | TYP<br>(Note 1) | MAX      | UNIT            |
|------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------|-----------------|----------|-----------------|
| R <sub>TOTAL</sub>                             | R <sub>H</sub> to R <sub>L</sub> Resistance                             | W option                                                                        |                     | 10              |          | kΩ              |
|                                                |                                                                         | U option                                                                        |                     | 50              |          | kΩ              |
|                                                | R <sub>H</sub> to R <sub>L</sub> Resistance Tolerance                   |                                                                                 | -20                 |                 | +20      | %               |
| $V_{RH,}V_{RL}$                                | R <sub>H</sub> , R <sub>L</sub> Terminal Voltage                        |                                                                                 | V-                  |                 | $V_{CC}$ | V               |
| $R_{W}$                                        | Wiper Resistance                                                        | $V- = -5.5V$ ; $V_{CC} = +5.5V$<br>Wiper current = $(V_{CC} - V-)/R_{TOTAL}$    |                     | 70              | 200      | Ω               |
| C <sub>H</sub> /C <sub>L</sub> /C <sub>W</sub> | Potentiometer Capacitance (Note 13)                                     |                                                                                 |                     | 10/10/25        |          | pF              |
| $I_{LkgDCP}$                                   | Leakage on R <sub>H</sub> , R <sub>L</sub> , R <sub>W</sub> pins        | Voltage at pins; V- to V <sub>CC</sub>                                          | -1                  | 0.1             | 1        | μA              |
| VOLTAGE DIV                                    | IDER MODE (V- @ R <sub>L</sub> ; V <sub>CC</sub> @ R <sub>H</sub> ; Vol | tage at R <sub>W</sub> = V <sub>RW</sub> unloaded)                              |                     |                 |          |                 |
| INL<br>(Note 6)                                | Integral Non-linearity                                                  |                                                                                 | -1                  |                 | 1        | LSB<br>(Note 2) |
| DNL<br>(Note 5)                                | Differential Non-linearity                                              | W, U options                                                                    | -0.5                |                 | 0.5      | LSB<br>(Note 2) |
| ZSerror                                        | Zero-scale Error                                                        | W option                                                                        | 0                   | 1               | 4        | LSB<br>(Note 2) |
| (Note 3)                                       |                                                                         | U option                                                                        | 0                   | 0.5             | 2        |                 |
| FSerror                                        | Full-scale Error                                                        | W option                                                                        | -4                  | -1              | 0        | LSB             |
| (Note 4)                                       |                                                                         | U option                                                                        | -2                  | -0.5            | 0        | (Note 2)        |
| TC <sub>V</sub> (Notes 7, 13)                  | Ratiometric Temperature Coefficient                                     | DCP register set from 16 to 120d, T = -40°C to +85°C                            |                     | ±4              |          | ppm/°C          |
| RESISTOR MO                                    | DDE (Measurements between R <sub>W</sub> and F                          | $R_{ m L}$ with $R_{ m H}$ not connected, or between $R_{ m W}$ and $R_{ m H}$  | with R <sub>L</sub> | not connect     | ed)      |                 |
| RINL<br>(Note 11)                              | Integral Non-linearity                                                  | DCP register set between 20 hex and 7F hex.<br>Monotonic over all tap positions | -1                  |                 | 1        | MI<br>(Note 8)  |
| RDNL<br>(Note 10)                              | Differential Non-linearity                                              |                                                                                 | -0.5                |                 | 0.5      | MI<br>(Note 8)  |
| Roffset<br>(Note 9)                            | Offset                                                                  | DCP register set to 00 hex, W option                                            | 0                   | 2               | 5        | MI<br>(Note 8)  |
|                                                |                                                                         | DCP register set to 00 hex, U option                                            | 0                   | 0.5             | 2        | MI<br>(Note 8)  |
| TC <sub>R</sub> (Notes 12, 13)                 | Resistance Temperature Coefficient                                      | DCP register set from 16 to 127d, T = -40°C to +85°C                            |                     | ±50             |          | ppm/°C          |

FN6127.0 August 16, 2005 **Operating Specifications** Over the recommended operating conditions unless otherwise specified.

| SYMBOL                        | PARAMETER                                                        | TEST CONDITIONS                                                                                                                          | MIN                      | TYP<br>(Note 1) | MAX                      | UNIT |
|-------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------|--------------------------|------|
| I <sub>CC1</sub>              | V <sub>CC</sub> Supply Current, Volatile Write/Read              | f <sub>SCL</sub> = 400kHz; SDA = Open; (for I <sup>2</sup> C, Active, Read and Write states only)                                        |                          |                 | 200                      | μΑ   |
| I <sub>V-</sub>               | V- Supply Current, Volatile Write/Read                           | f <sub>SCL</sub> = 400kHz; SDA = Open; (for I <sup>2</sup> C, Active, Read and Write states only)                                        | -100                     |                 | -1                       | μА   |
| I <sub>SB</sub>               | V <sub>CC</sub> Current (Standby)                                | V <sub>CC</sub> = +5.5V, I <sup>2</sup> C Interface in Standby State                                                                     |                          |                 | 500                      | nA   |
|                               |                                                                  | $V_{CC}$ = +3.6V, I <sup>2</sup> C Interface in Standby State                                                                            |                          |                 | 300                      | nA   |
| I <sub>V-SB</sub>             | V- Current (Standby)                                             | V- = -5.5V, I <sup>2</sup> C Interface in Standby State                                                                                  | -500                     |                 |                          | nA   |
|                               |                                                                  | V- = -2.7V, I <sup>2</sup> C Interface in Standby State                                                                                  | -300                     |                 | -1                       | nA   |
| I <sub>LkgDig</sub>           | Leakage Current, at Pins SDA, SCL, A0, and A1                    | Voltage at pin from GND to V <sub>CC</sub>                                                                                               | -10                      |                 | 10                       | μΑ   |
| t <sub>DCP</sub><br>(Note 13) | DCP Wiper Response Time                                          | SCL falling edge of last bit of DCP Data Byte to wiper change                                                                            |                          | 1               |                          | μs   |
| Vpor                          | Power-on Recall for V <sub>CC</sub>                              |                                                                                                                                          |                          | 2.5             |                          | V    |
| SERIAL INT                    | ERFACE SPECS                                                     |                                                                                                                                          | Ц                        | I.              | ı                        |      |
| V <sub>IL</sub>               | A0, A1, SDA, and SCL Input Buffer LOW Voltage                    |                                                                                                                                          | -0.3                     |                 | 0.3*V <sub>CC</sub>      | V    |
| $V_{IH}$                      | A0, A1, SDA, and SCL Input Buffer<br>HIGH Voltage                |                                                                                                                                          | 0.7*V <sub>CC</sub>      |                 | V <sub>CC</sub> +<br>0.3 | V    |
| Hysteresis                    | SDA and SCL Input Buffer Hysteresis                              |                                                                                                                                          | 0.05*<br>V <sub>CC</sub> |                 |                          | ٧    |
| V <sub>OL</sub>               | SDA Output Buffer LOW Voltage,<br>Sinking 4mA                    |                                                                                                                                          | 0                        |                 | 0.4                      | V    |
| Cpin<br>(Note 14)             | A0, A1, SDA, and SCL Pin<br>Capacitance                          |                                                                                                                                          |                          |                 | 10                       | pF   |
| f <sub>SCL</sub>              | SCL Frequency                                                    |                                                                                                                                          |                          |                 | 400                      | kHz  |
| t <sub>IN</sub>               | Pulse Width Suppression Time at SDA and SCL Inputs               | Any pulse narrower than the max spec is suppressed                                                                                       |                          |                 | 50                       | ns   |
| t <sub>AA</sub>               | SCL Falling Edge to SDA Output Data Valid                        | SCL falling edge crossing 30% of $V_{CC}$ , until SDA exits the 30% to 70% of $V_{CC}$ window                                            |                          |                 | 900                      | ns   |
| <sup>t</sup> BUF              | Time the Bus Must be Free Before the Start of a New Transmission | SDA crossing 70% of V <sub>CC</sub> during a STOP condition, to SDA crossing 70% of V <sub>CC</sub> during the following START condition | 1300                     |                 |                          | ns   |
| t <sub>LOW</sub>              | Clock LOW Time                                                   | Measured at the 30% of V <sub>CC</sub> crossing                                                                                          | 1300                     |                 |                          | ns   |
| tHIGH                         | Clock HIGH Time                                                  | Measured at the 70% of V <sub>CC</sub> crossing                                                                                          | 600                      |                 |                          | ns   |
| t <sub>SU:STA</sub>           | START Condition Setup Time                                       | SCL rising edge to SDA falling edge. Both crossing 70% of V <sub>CC</sub>                                                                | 600                      |                 |                          | ns   |
| t <sub>HD:STA</sub>           | START Condition Hold Time                                        | From SDA falling edge crossing 30% of $V_{CC}$ to SCL falling edge crossing 70% of $V_{CC}$                                              | 600                      |                 |                          | ns   |
| t <sub>SU:DAT</sub>           | Input Data Setup Time                                            | From SDA exiting the 30% to 70% of $\rm V_{CC}$ window, to SCL rising edge crossing 30% of $\rm V_{CC}$                                  | 100                      |                 |                          | ns   |
| t <sub>HD:DAT</sub>           | Input Data Hold Time                                             | From SCL rising edge crossing 70% of $V_{CC}$ to SDA entering the 30% to 70% of $V_{CC}$ window                                          | 0                        |                 |                          | ns   |
| t <sub>SU:STO</sub>           | STOP Condition Setup Time                                        | From SCL rising edge crossing 70% of $V_{CC}$ , to SDA rising edge crossing 30% of $V_{CC}$                                              | 600                      |                 |                          | ns   |
| t <sub>HD:STO</sub>           | STOP Condition Setup Time                                        | From SDA rising edge to SCL falling edge. Both crossing 70% of $V_{CC}$                                                                  | 600                      |                 |                          | ns   |

# **Operating Specifications** Over the recommended operating conditions unless otherwise specified. (Continued)

| SYMBOL                      | PARAMETER                                    | TEST CONDITIONS                                                                                                         | MIN              | TYP<br>(Note 1) | MAX | UNIT |
|-----------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|-----|------|
| <sup>t</sup> DH             | Output Data Hold Time                        | From SCL falling edge crossing 30% of V $_{\rm CC}$ , until SDA enters the 30% to 70% of V $_{\rm CC}$ window           | 0                |                 |     | ns   |
| t <sub>R</sub><br>(Note 14) | SDA, SCL, A0, A1 Rise Time                   | From 30% to 70% of V <sub>CC</sub>                                                                                      | 20 +<br>0.1 * Cb |                 | 250 | ns   |
| t <sub>F</sub><br>(Note 14) | SDA, SCL, A0, A1 Fall Time                   | From 70% to 30% of V <sub>CC</sub>                                                                                      | 20 +<br>0.1 * Cb |                 | 250 | ns   |
| Cb<br>(Note 14)             | Capacitive Loading of SDA or SCL             | Total on-chip and off-chip                                                                                              | 10               |                 | 400 | pF   |
| Rpu<br>(Note 14)            | SDA and SCL Bus Pull-up Resistor<br>Off-chip | Maximum is determined by $t_R$ and $t_F$<br>For Cb = 400pF, max is about 2~2.5kΩ<br>For Cb = 40pF, max is about 15~20kΩ | 1                |                 |     | kΩ   |
| t <sub>SU:A</sub>           | A0, A1 Setup Time                            | Before START condition                                                                                                  | 600              |                 |     | ns   |
| t <sub>HD:A</sub>           | A0, A1 Hold Time                             | After STOP condition                                                                                                    | 600              |                 |     | ns   |

# SDA vs SCL Timing



# A0, A1 Pin Timing



#### NOTES:

- 1. Typical values are for T<sub>A</sub> = 25°C and ±5V supply voltage.
- 2. LSB: [V(RW)<sub>127</sub> V(RW)<sub>0</sub>] / 127. V(RW)<sub>127</sub> and V(RW)<sub>0</sub> are V(RW) for the DCP register set to 7F hex and 00 hex respectively. LSB is the incremental voltage when changing from one tap to an adjacent tap.
- 3. ZS error =  $(V(RW)_0 V_-)/LSB$
- 4. FS error =  $[V(RW)_{127} V_{CC}] / LSB$ .
- 5. DNL =  $[V(RW)_i V(RW)_{i-1}] / LSB-1$ , for i = 1 to 127. i is the DCP register setting.
- 6.  $INL = V(RW)_i (i \cdot LSB V(RW)_0)$  for i = 1 to 127.

7. 
$$TC_V = \frac{\text{Max}(V(RW)_i) - \text{Min}(V(RW)_i)}{[\text{Max}(V(RW)_i) + \text{Min}(V(RW)_i)]/2} \times \frac{10^6}{125^{\circ}\text{C}}$$

for i = 16 to 120 decimal, Max() is the maximum value of the wiper voltage and Min () is the minimum value of the wiper voltage over the temperature range.

- 8. MI =  $|R_{127} R_0| / 127$ .  $R_{127}$  and  $R_0$  are the measured resistances for the DCP register set to 7F hex and 00 hex respectively.
- 9. Roffset =  $R_0$  / MI, when measuring between  $R_W$  and  $R_L$ . Roffset =  $R_{127}$  / MI, when measuring between  $R_W$  and  $R_H$ .
- 10. RDNL =  $(R_i R_{i-1}) / MI$ , for i = 16 to 127.
- 11. RINL =  $[R_i (MI \cdot i) R_0] / MI$ , for i = 16 to 127.

12. 
$$TC_R = \frac{[Max(Ri) - Min(Ri)]}{[Max(Ri) + Min(Ri)]/2} \times \frac{10^6}{125^{\circ}C}$$

for i = 16 to 127, Max() is the maximum value of the resistance and Min () is the minimum value of the resistance over the temperature range.

- 13. This parameter is not 100% tested.
- 14. These are I<sup>2</sup>C specific parameters and are not directly tested, however they are used during device testing to validate device specification.

#### **Test Circuit**



# **Equivalent Circuit**



## Pin Descriptions

#### Potentiometer Pins

#### RH AND RL

The high  $(R_H)$  and low  $(R_L)$  terminals of the ISL23711 are equivalent to the fixed terminals of a mechanical potentiometer. The terminology of  $R_L$  and  $R_H$  references the relative position of the terminal in relation to wiper movement direction selected by the  $I^2C$  serial input and not the voltage potential on the terminal.

#### $R_{w}$

R<sub>W</sub> is the wiper terminal and is equivalent to the movable terminal of a mechanical potentiometer. The position of the wiper within the array is determined by the control inputs.

#### **BUS INTERFACE PINS**

#### Serial Data Input/Output (SDA)

The SDA is a bidirectional serial data input/output pin for the I<sup>2</sup>C interface. It receives device address, operation code, wiper register address and data from an I<sup>2</sup>C external master device at the rising edge of the serial clock SCL, and it shifts out data after each falling edge of the serial clock SCL.

SDA requires an external pull-up resistor, since it's an open drain output.

#### Serial Clock (SCL)

This input is the serial clock of the I<sup>2</sup>C serial interface.

#### Device Address (A1-A0)

The Address inputs are used to set the least significant 2 bits of the 7-bit I<sup>2</sup>C interface slave address. A match in the slave address serial data stream must be made with the Address input pins in order to initiate communication with the ISL23711. A maximum of 4 ISL23711 devices may occupy the I<sup>2</sup>C serial bus.

#### Principles of Operation

The ISL23711 is an integrated circuit incorporating one DCP with It's associated register, and an  $\rm I^2C$  serial interface providing direct communication between a host and the potentiometer and memory. The resistor array is comprised

intersil

of 127 individual resistors connected in series. At either end of the array and between each resistor is an electronic switch that transfers the potential at that point to the wiper.

The wiper, when at either fixed terminal, acts like its mechanical equivalent and does not move beyond the last position. That is, the counter does not wrap around when clocked to either extreme.

The electronic switches on the device operate in a "make before break" mode when the wiper changes tap positions.

#### **DCP Description**

The DCP is implemented with a combination of resistor elements and CMOS switches. The physical ends of the DCP are equivalent to the fixed terminals of a mechanical potentiometer (R<sub>H</sub> and R<sub>L</sub> pins). The R<sub>W</sub> pin is connected to intermediate nodes, and is equivalent to the wiper terminal of a mechanical potentiometer. The position of the wiper terminal is controlled by a 7-bit volatile Wiper Register (WR). When the WR contains all zeroes (00h), the wiper terminal (R<sub>W</sub>) is closest to its "Low" terminal (R<sub>I</sub>). When the WR contains all ones (7Fh), the wiper terminal (R<sub>W</sub>) is closest to its "High" terminal (R<sub>H</sub>). As the value of the WR increases from all zeroes (0 decimal) to all ones (127 decimal), the wiper moves monotonically from the position closest to R<sub>I</sub> to the position closest to R<sub>H</sub>. At the same time, the resistance between R<sub>W</sub> and R<sub>L</sub> increases monotonically, while the resistance between R<sub>H</sub> and R<sub>W</sub> decreases monotonically.

While the ISL23711 is being powered up, the WR is reset to 20h (64 decimal), which locates the R<sub>W</sub> at the center between RI and RH.

The WR can be read or written directly using the I<sup>2</sup>C serial interface as described in the following sections.

#### **Memory Description**

- · A read operation to address 0 outputs the value of the volatile WR.
- · A write operation to address 0 only writes to the volatile WR.

# I<sup>2</sup>C Serial Interface

The ISL23711 supports a bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is a master and the device being controlled is the slave. The master always initiates data transfers and provides the clock for both transmit and receive operations. Therefore, the ISL23711 operates as a slave device in all applications.

All communication over the I<sup>2</sup>C interface is conducted by sending the MSB of each byte of data first.

#### **Protocol Conventions**

Data states on the SDA line can change only during SCL LOW periods. SDA state changes during SCL HIGH are reserved for indicating START and STOP conditions (See Figure 1). On power-up of the ISL23711 the SDA pin is in the input mode.

All I<sup>2</sup>C interface operations must begin with a START condition. which is a HIGH to LOW transition of SDA while SCL is HIGH. The ISL23711 continuously monitors the SDA and SCL lines for the START condition and does not respond to any command until this condition is met (See Figure 1).

All I<sup>2</sup>C interface operations must be terminated by a STOP condition, which is a LOW to HIGH transition of SDA while SCL is HIGH (See Figure 1). A STOP condition at the end of a read operation, or at the end of a write operation to volatile bytes only places the device in its standby mode.

An ACK, Acknowledge, is a software convention used to indicate a successful data transfer. The transmitting device, either master or slave, releases the SDA bus after transmitting eight bits. During the ninth clock cycle, the receiver pulls the SDA line LOW to acknowledge the reception of the eight bits of data (See Figure 2).

The ISL23711 responds with an ACK after recognition of a START condition followed by a valid Identification Byte, and once again after successful receipt of an Address Byte. The ISL23711 also responds with an ACK after receiving a Data Byte of a write operation. The master must respond with an ACK after receiving a Data Byte of a read operation

A valid Identification Byte contains 01010 as the five MSBs, and the following two bits matching the logic values present at pins A1, and A0. The LSB is in the Read/Write bit. Its value is "1" for a Read operation, and "0" for a Write operation. (See Table 1.)

**TABLE 1. IDENTIFICATION BYTE FORMAT** 

Logic values at pins A1, and A0 respectively



## Write Operation

A Write operation requires a START condition, followed by a valid Identification Byte, a valid Address Byte, a Data Byte, and a STOP condition. After each of the three bytes, the ISL23711 responds with an ACK.

#### Read Operation

A Read operation is initiated by a master using the following sequence: a START, the Identification byte (slave address) with the R/W bit set to "1". At the moment of the first acknowledge by the ISL23711 (slave device), the mastertransmitter becomes a master receiver and receives the data byte from the slave-transmitter. The Master receives the data byte and issues a non-acknowledge (SDA is HIGH), then a STOP to terminate the read operation. Since the ISL 23711 has just one WR, it will transmit only one byte (see Figure 4).

intersil FN6127.0



FIGURE 1. VALID DATA CHANGES, START, AND STOP CONDITIONS



FIGURE 2. ACKNOWLEDGE RESPONSE FROM RECEIVER



FIGURE 3. BYTE WRITE SEQUENCE



FIGURE 4. READ SEQUENCE

<u>intersil</u>

## Mini Small Outline Plastic Packages (MSOP)



# M10.118 (JEDEC MO-187BA)

#### 10 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE

|        | INCHES MILLIMETERS |                 |                |                 |       |
|--------|--------------------|-----------------|----------------|-----------------|-------|
| SYMBOL | MIN                | MAX             | MIN            | MAX             | NOTES |
| Α      | 0.037              | 0.043           | 0.94           | 1.10            | -     |
| A1     | 0.002              | 0.006           | 0.05           | 0.15            | -     |
| A2     | 0.030              | 0.037           | 0.75           | 0.95            | -     |
| b      | 0.007              | 0.011           | 0.18           | 0.27            | 9     |
| С      | 0.004              | 0.008           | 0.09           | 0.20            | -     |
| D      | 0.116              | 0.120           | 2.95           | 3.05            | 3     |
| E1     | 0.116              | 0.120           | 2.95           | 3.05            | 4     |
| е      | 0.020              | BSC             | 0.50 BSC       |                 | -     |
| Е      | 0.187              | 0.199           | 4.75           | 5.05            | -     |
| L      | 0.016              | 0.028           | 0.40           | 0.70            | 6     |
| L1     | 0.037              | REF             | 0.95           | 0.95 REF        |       |
| N      | 1                  | 10              |                | 0               | 7     |
| R      | 0.003              | -               | 0.07           | -               | -     |
| R1     | 0.003              | -               | 0.07           | -               | -     |
| θ      | 5 <sup>0</sup>     | 15 <sup>0</sup> | 5 <sup>0</sup> | 15 <sup>0</sup> | -     |
| α      | 0°                 | 6 <sup>0</sup>  | 0 <sub>0</sub> | 6 <sup>0</sup>  | -     |

Rev. 0 12/02

#### NOTES:

- 1. These package dimensions are within allowable dimensions of JEDEC MO-187BA.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1994.
- 3. Dimension "D" does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- 4. Dimension "E1" does not include interlead flash or protrusions and are measured at Datum Plane. -H - Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side.
- 5. Formed leads shall be planar with respect to one another within 0.10mm (.004) at seating Plane.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch).
- 10. Datums -A and -B to be determined at Datum plane
- 11. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

FN6127.0 intersil August 16, 2005